share_log

Synopsys and TSMC Streamline Multi-Die System Complexity With Unified Exploration-to-Signoff Platform and Proven UCIe IP on TSMC N3E Process

Synopsys and TSMC Streamline Multi-Die System Complexity With Unified Exploration-to-Signoff Platform and Proven UCIe IP on TSMC N3E Process

新思科技和台積電通過統一的探索到籤核平台和台積電 N3E 流程上久經考驗的 UCie IP 來簡化多芯片系統的複雜性
PR Newswire ·  2023/09/27 09:25

Comprehensive Multi-Die System Design Solution Supports 3Dblox 2.0 Standard and TSMC 3DFabricTM Technologies to Boost Productivity for Fast Heterogeneous Integration

全面的多晶片系統設計解決方案支持3Dblox 2.0標準和臺積電3D FabricTM提高生產率以實現快速異類集成的技術

Highlights:

重點:

  • Synopsys 3DIC Compiler integrates with 3Dblox 2.0 standard for heterogeneous integration and a complete exploration-to-signoff solution.
  • Synopsys UCIe PHY IP, which achieved first-pass silicon success on TSMC N3E process, provides low-latency, low-power, and high-bandwidth die-to-die connectivity.
  • The combination of UCIe PHY IP and 3DIC Compiler optimizes multi-die system design for higher quality-of-results with minimal integration risk.
  • Synopsys 3DIC編譯器與3Dblox 2.0標準集成,實現了異構性集成和完整的探索到註銷解決方案。
  • Synopsys UCIe PHY IP在臺積電N3E工藝上取得了第一批硅成功,提供了低延遲、低功耗和高帶寬的晶片到晶片連接。
  • UCIe物理層IP和3DIC編譯器的結合優化了多晶片系統設計,從而以最低的集成風險獲得更高的結果質量。

SUNNYVALE, Calif., Sept. 27, 2023 /PRNewswire/ -- Synopsys, Inc. (Nasdaq: SNPS) today announced it is extending its collaboration with TSMC to advance multi-die system designs with a comprehensive solution supporting the latest 3Dblox 2.0 standard and TSMC's 3DFabric technologies. The Synopsys Multi-Die System solution includes 3DIC Compiler, a unified exploration-to-signoff platform that delivers the highest levels of design efficiency for capacity and performance. In addition, Synopsys has achieved first-pass silicon success of its Universal Chiplet Interconnect Express (UCIe) IP on TSMC's leading N3E process for seamless die-to-die connectivity.

加利福尼亞州桑尼維爾9月2023年7月27日/美通社/--Synopsys,Inc.(納斯達克代碼:SNPS)今天宣佈,它正在擴大與臺積電的合作,以提供支持最新3Dblox 2.0標準和臺積電3D Fabric技術的全面解決方案,推動多晶片系統設計。Synopsys多晶片系統解決方案包括3DIC編譯器,這是一個統一的探索到關閉平臺,可在容量和性能方面提供最高水準的設計效率。此外,Synopsys在臺積電領先的晶片到晶片無縫連接的N3E工藝上,實現了其通用晶片互連高速(UCIe)IP的首次通過矽片成功。

Continue Reading
繼續閱讀
First-pass silicon success for Synopsys UCIe PHY IP on TSMC N3E process showing robust link margins
Synopsys UCIe PHY IP在臺積電N3E工藝上首次通過硅成功,顯示出強勁的鏈路利潤率

"TSMC has been working closely with Synopsys to deliver differentiated solutions that address designers' most complex challenges from early architecture to manufacturing," said Dan Kochpatcharin, head of the Design Infrastructure Management Division at TSMC. "Our long history of collaboration with Synopsys benefits our mutual customers with optimized solutions for performance and power efficiency to help them address multi-die system design requirements for high-performance computing, data center, and automotive applications."

臺積電設計基礎設施管理部主管Dan Kochpatcharin表示:“臺積電一直與Synopsys密切合作,提供差異化的解決方案,以應對設計師從早期架構到製造的最複雜挑戰。”我們與Synopsys的長期合作使我們的共同客戶受益,我們為他們提供了性能和能效優化的解決方案,幫助他們滿足高性能計算、數據中心和汽車應用的多晶片系統設計要求。“

"Through our strong alliance with TSMC, we provide a comprehensive and scalable solution for unprecedented performance and efficiency in multi-die system designs," said Sanjay Bali, vice president of Strategy and Product Management for the EDA Group at Synopsys. "The ability to explore, analyze, and signoff multi-die system designs in a unified platform using a common standard like 3Dblox 2.0, along with the silicon proof of the Synopsys UCIe PHY IP on the TSMC N3E process, enables customers to accelerate system design from early architecture all the way to manufacturing."

通過我們與臺積電的強大聯盟,我們為多晶片系統設計提供了一個全面和可擴展的解決方案,以實現前所未有的性能和效率。桑傑·巴釐島新思公司EDA集團戰略與產品管理副總裁總裁先生說。使用3Dblox 2.0等通用標準在統一平臺中探索、分析和簽署多晶片系統設計的能力,以及臺積電N3E工藝上Synopsys UCIe PHY IP的硅證明,使客戶能夠加快系統設計從早期架構一直到製造的過程。“

Synopsys 3DIC Compiler, certified by TSMC, enables full-stack designs using the 3Dblox 2.0 standard and 3DFabric technologies in a unified die/package exploration, co-design, and analysis platform. Its integrated system analysis capability allows co-optimization of thermal and power integrity aligned with 3Dblox 2.0 system prototyping, which helps to ensure design feasibility. Synopsys and Ansys continue to collaborate and deliver signoff accuracy for system-level effects with the integration of Synopsys 3DIC Compiler and Ansys multi-physics analysis technologies. Synopsys 3DIC Compiler also interoperates with the Synopsys Test products to ensure volume test and quality.

通過臺積電認證的Synopsys 3DIC編譯器能夠在一個統一的晶片/封裝探索、協同設計和分析平臺中使用3Dblox 2.0標準和3DFabric技術進行全堆棧設計。其集成的系統分析能力允許與3Dblox 2.0系統原型相一致的熱和功率完整性的聯合優化,這有助於確保設計可行性。Synopsys和Ansys通過集成Synopsys 3DIC編譯器和Ansys多物理分析技術,繼續協作並提供系統級效果的簽收精度。Synopsys 3DIC編譯器還可與Synopsys測試產品互操作,以確保批量測試和質量。

Adopted by multiple leading companies, Synopsys' UCIe PHY IP on the TSMC N3E process has achieved first-pass silicon success, helping designers efficiently integrate the de facto standard for die-to-die connectivity into their multi-die systems. The results demonstrate maximum power efficiency and performance at 16Gbps, scalable to 24Gbps, with robust link margins. Supporting standard and advanced packaging, Synopsys' complete UCIe controller, PHY and verification IP solution offers test, repair, and monitoring capabilities to help ensure multi-die system reliability even during in-field operation. In addition, Synopsys provides a complete IP solution for HBM3 to address the high memory bandwidth requirements of multi-die systems. The combination of Synopsys IP and Synopsys 3DIC Compiler enables higher productivity and lowers IP integration risk by automating routing, interposer studies, and signal integrity analysis in support of the 3Dblox 2.0 die-to-die feasibility studies.

被多家領先公司採用的Synopsys在臺積電N3E工藝上的UCIe PHY IP已經取得了首次通過硅的成功,幫助設計者將晶片到晶片連接的事實標準高效地集成到他們的多晶片系統中。結果表明,在16Gbps、可擴展到24Gbps、以及強大的鏈路裕度的情況下,具有最高的能效和性能。Synopsys完整的UCIe控制器、PHY和驗證IP解決方案支持標準和高級封裝,提供測試、維修和監控功能,有助於確保多晶片系統的可靠性,即使在現場操作期間也是如此。此外,Synopsys還為HBM3提供了完整的IP解決方案,以滿足多晶片系統的高內存帶寬要求。Synopsys IP和Synopsys 3DIC編譯器的結合可實現自動布線、插入器研究和信號完整性分析,從而提高生產率並降低IP集成風險,從而支持3Dblox 2.0晶片到晶片可行性研究。

Availability

可用性

  • Synopsys UCIe PHY IP on the TSMC N3E process and 3DIC Compiler are available now.
  • Synopsys HBM3 IP is available on advanced TSMC processes.
  • 臺積電N3E製程上的Synopsys UCIe PHY IP和3DIC編譯器現已面市。
  • Synopsys HBM3 IP可用於先進的臺積電工藝。

Additional Resources

額外資源

  • Web: Synopsys Multi-Die System solution
  • Synopsys Industry Insight Report: How Quickly Will Multi-Die Systems Change Semiconductor Design?
  • Webinars: Requirements for Multi-Die System Success
  • Web: Industry's Broadest IP Portfolio for TSMC N3E Achieves First-Pass Silicon Success
  • 網路:Synopsys多晶片系統解決方案
  • Synopsys行業洞察報告:多晶片系統改變半導體設計的速度有多快?
  • 網路研討會:多晶片系統成功的要求
  • 網路:臺積電N3E業界最廣泛的IP產品組合取得了首個矽片成功

About Synopsys
Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software partner for innovative companies developing the electronic products and software applications we rely on every day. As an S&P 500 company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and offers the industry's broadest portfolio of application security testing tools and services. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing more secure, high-quality code, Synopsys has the solutions needed to deliver innovative products. Learn more at .

關於Synopsys
新思科技有限公司(納斯達克代碼:SNPS)是為創新公司開發我們每天所依賴的電子產品和軟體應用程式的硅到軟體合作夥伴。作為S標準普爾500指數成份股公司,Synopsys在電子設計自動化和半導體IP領域有著悠久的全球領先歷史,並提供業界最廣泛的應用安全測試工具和服務組合。無論您是創建先進半導體的片上系統(SoC)設計人員,還是編寫更安全、高質量代碼的軟體開發人員,Synopsys都擁有提供創新產品所需的解決方案。瞭解更多資訊,請訪問。

Editorial Contact:
Kelli Wheeler
Synopsys, Inc.
(518) 248-0780
[email protected]
[email protected]

編輯聯繫人:
凱利·惠勒
Synopsys公司
(518)248-0780
[受電子郵件保護]
[受電子郵件保護]

SOURCE Synopsys, Inc.

來源Synopsys,Inc.

声明:本內容僅用作提供資訊及教育之目的,不構成對任何特定投資或投資策略的推薦或認可。 更多信息
    搶先評論